# Switching Loss Reduction for 3.3kV-750A Full-SiC MOSFET Module by Active Gate Driver

Sideng Hu<sup>1</sup>, Xu Wu<sup>1</sup>, Menghao Li<sup>1</sup>, Naoto Fujishima<sup>2</sup>, Yun Lei<sup>3</sup>, Xiangning He<sup>1</sup>

- <sup>1</sup> College of Electrical Engineering, Zhejiang University, Hangzhou, China
- <sup>2</sup> Semiconductors Business Group Fuji Electric Co., Ltd, Matsumoto, Japan
- <sup>3</sup> Technology Strategy & Planning Office, Corporate R&D Headquarters, Fuji Electric Co., Ltd., Hino, Japan

Corresponding author: Sideng Hu, husideng@zju.edu.cn
Speaker: Sideng and Hu, husideng@zju.edu.cn

### **Abstract**

3.3kV high-current SiC MOSFET module is promising for enhancing efficiency in railway traction and renewable power generation sectors. Although it features low switching loss, high-frequency operation can still accumulate significant loss, potentially damaging long-term reliability and lifetime of the module. The conventional method for switching loss suppression is through the decrement of gate resistance, resulting in serious overshoot. To address these issues, an active gate driver (AGD) is designed in this paper to reduce the switching loss without intensifying the overshoot. A mathematical model is established to elucidate the design methodology of AGD, and experiments validate the proposed method's effectiveness.

### 1 Introduction

In recent years, semiconductor manufacturers such as Infineon, Mitsubishi, and Fuji have started releasing and promoting their 3.3kV high-current SiC MOSFET modules[1]. Fig. 1 illustrates the Fuji 3.3kV-750A SiC MOSFET module packaged with advanced HPnC, which is a proto-type module used in this work[2]. Currently, the 3.3kV-750A SiC MOSFET module as shown in Fig. 2 has been newly developed, and it has been added to the line-up of HPnC[3]. In comparison with HPM, the parasitic inductance of HPnC achieves 10nH, decreased by 76% owing to its laminated structure, as depicted in Fig. 3.



Fig. 3: Laminated structure of HPnC

Utilizing the Fuji 3.3kV SiC MOSFET module enables significant reductions in the volume of inverters. However, some studies have shown that the switching performances of SiC MOSFET still exhibit certain limitations[4]. Although SiC MOSFET features low switching loss, high-frequency operation can still accumulate significant loss, posing challenge to lifetime and long-term reliability of the power module. Nonetheless, this approach usually results in serious overshoots and oscillations, leading to an observed increment in electrical stress[5]. Therefore, a tradeoff between switching loss and electrical stress must be struck by CGD, limiting its effectiveness in switching loss reduction. Obviously, developing a driving technology that can achieve switching loss reduction without intensifying the electrical stress is crucial for fully leveraging the superior switching characteristics of SiC MOSFET module.

Recently, active gate drivers (AGD) have garnered widespread attention for its potential in switching loss reduction, and its effectiveness have been confirmed by many literatures. In [6], an AGD with multistage gate resistance control is proposed for Wolfspeed's C3M0021120K, achieving a reduction in switching loss by 5%-30%. In [7], an AGD designed for ROHM's SCH2080KE is developed, which reduced switching loss by 30.4% through dynamic adjustment of the driving resistance. Similar work can also be found in [8]-[10], and the effectiveness of AGD is fully demonstrated.

In summary, the working principle of AGD involves adjusting the driving resistance at different stages of the

SiC MOSFET switching transient, thereby the values of driving resistance will have a critical impact on optimization effect on AGD. However, existing studies have only conducted qualitative analysis, lacking theoretical guidance, resulting in AGD's performance not reach optimality. To address this issue, a mathematical model is established in this paper to guide the selection of driving resistance of AGD. Based on this, an AGD tailored for Fuji 3.3kV SiC MOSFET is designed. The experimental results show taht AGD can reduce switching loss by 17.9%

This paper is organized as follows. Section II presents the mathematical model and the working principles of AGD. Then, Section III validates the mathematical model through rigorous analysis. Section IV details the designed AGD based on proposed method, and its effect on switching loss reduction is verified by experimental results. Finally, Section V concludes this paper.

### 2 Mathematical Model and Working Principle of Active Gate Driver

Fig. 4 illustrates four distinct stages of the switching transient: the current rise stage (Stage-I), current overshoot stage (Stage-II), voltage rise stage (Stage-III), and voltage overshoot stage (Stage-IV). The device behavior of SiC MOSFET and working principle of AGD during each stage is outlined as follows:

### (1) Stage-I (t<sub>0</sub>~t<sub>1</sub>):

In this stage, gate-source capacitor  $C_{\rm GS}$  is charged by  $U_{\rm CC}$  through  $R_{\rm GON}$ , as shown in Fig.5 (a). When the  $U_{\rm GS}$  exceeds the threshold voltage  $U_{\rm th}$ , the channel current  $I_{\rm CH}$  of the SiC MOSFET begins to rise. In previous studies, a linearized formula is commonly used to represent the relationship between  $I_{\rm CH}$  and  $U_{\rm GS}$ :

$$I_{\text{CH}} = g_{\text{m}} \left( U_{\text{GS}} - U_{\text{th}} \right) \tag{1}$$

where  $g_{m}$  is the transconductance of the SiC MOSFET.

However, medium-voltage SiC MOSFET module's transfer characteristics exhibit a high degree of nonlinearity, leading to (1) being unable to accurately describe the device behavior. Therefore, in this paper, a quadratic formula is used[11]:

$$I_{\text{CH}} = k_{\text{fs}} \left( U_{\text{GS}} - U_{\text{th}} \right)^2 \tag{2}$$

where  $k_{\rm fs}$  is a coefficient determined by the transfer characteristics of SiC MOSFET module. In order to provide guidance for the design of AGD,  $d_{\rm DS}/dt$  is required. As depicted in Fig. 5,  $l_{\rm DS}$  is composed by  $l_{\rm CH}$ ,  $l_{\rm CGD}$  and  $l_{\rm CDS}$ . In Stage-I, due to  $U_{\rm DS}$  remains unchanged, the current of  $C_{\rm GD}$  and  $C_{\rm DS}$  can be neglected. Thereby, we can approximate that:



(a)Turn-on transient

(b)Turn-off transient

Fig. 4: Switching transient characteristics of SiC MOSFET



Fig. 5: Switching transient characteristics of SiC MOSFET

$$I_{\rm DS} \approx I_{\rm CH} = k_{\rm fs} \left(U_{\rm GS} - U_{\rm th}\right)^2$$
 (3)

Then, take the derivative of (3):

$$\frac{dI_{DS}}{dt} = 2k_{fs} \left(U_{GS} - U_{th}\right) \frac{dU_{GS}}{dt} = 2k_{fs} \sqrt{\frac{I_{DS}}{k_{fs}}} \frac{dU_{GS}}{dt}$$
(4)

where  $dU_{GS}/dt$  can be represented as:

$$\frac{dU_{GS}}{dt} = \frac{U_{CC} - U_{th} - \sqrt{\frac{I_{DS}}{K_{fs}}}}{R_{GON}C_{GS}}$$
 (5)

Subsequently, by substituting (5) into (4), the  $dl_{DS}/dt$  can be expressed as a function of  $l_{DS}$  and  $R_{GON}$ :

$$\frac{dI_{DS}}{dt} = 2k_{fs}\sqrt{\frac{l_{DS}}{k_{fs}}}\frac{U_{CC} - U_{th} - \sqrt{\frac{l_{DS}}{k_{fs}}}}{R_{GON}C_{GS}}$$
(6)

This expression indicates that the control over  $dI_{DS}/dt$  can be achieved by adjusting  $R_{GON}$ .

In Stage-I, the rise of  $I_{\rm DS}$  leads the overlap between  $U_{\rm DS}$  and  $I_{\rm DS}$ , resulting in primary turn-on loss  $E_{\rm on}$ . It is obvious that  $E_{\rm on}$  is inversely proportional to  $d_{\rm DS}/dt$ . Therefore, a smaller enough driving resistance  $R_{\rm GON\_1}$  should be selected by AGD, thus the turn-on loss reduction can be realized. The selection of  $R_{\rm GON\_1}$  is constrained by maximum output current of the gate driver:

$$R_{\text{GON\_1}} = \frac{U_{\text{CC}} - U_{\text{EE}}}{I_{\text{omax}}} - R_{\text{Gint}}$$
 (7)

where  $I_{\rm omax}$  is the maximum output current of the gate driver,  $R_{\rm Gint}$  is the internal gate resistance of the SiC MOSFET.

### (2) Stage-II (t<sub>1</sub>~t<sub>2</sub>):

In this stage,  $I_{DS}$  reachs load current  $I_{Load}$ , the diode begins to recover, causing a current overshoot  $I_{OS}$  in SiC MOSFET. The value of  $I_{OS}$  can be expressed as:

$$los = \sqrt{Q_{rr} \frac{dI_{DS}}{dt} \bigg|_{I_{DS} = I_{load}}}$$
 (8)

where  $Q_{\rm rr}$  is the reverse recovery charge of the diode. According to (7), the value of  $l_{\rm OS}$  is directly proportional to  $d_{\rm DS}/dt$  at the moment when  $l_{\rm DS}$  reachs to  $l_{\rm Load}$ . Therefore, AGD should change gate resistance from  $R_{\rm GON\_1}$  to a larger resistance  $R_{\rm GON\_2}$  to suppress the  $l_{\rm OS}$ . To ensure that  $l_{\rm OS}$  does not exceed the acceptable range,  $R_{\rm GON\_2}$  should satisfy the following formula:

$$R_{\text{GON\_2}} \ge 2\sqrt{k_{\text{fis}}I_{\text{DS}}} \frac{Q_{\text{rr}}}{I_{\text{OS\_max}}^2} \frac{U_{\text{CC}} - U_{\text{th}} - \sqrt{\frac{I_{\text{DS}}}{k_{\text{fis}}}}}{C_{\text{GS}}}$$

$$I_{\text{DS}} = I_{\text{part}}$$
(9)

where  $l_{OS_{max}}$  is the maximum acceptable current overshoot.

#### (3) Stage-III (t<sub>3</sub>~t<sub>4</sub>):

In this stage,  $C_{\rm GS}$  is discharged by  $U_{\rm EE}$  through  $R_{\rm GOFF}$ , as shown in Fig.5 (b). When the  $U_{\rm GS}$  drops to the miller plateau voltage  $U_{\rm miller}$ ,  $U_{\rm DS}$  begins to rise, and the  $dU_{\rm DS}/dt$  can be expressed as:

$$\frac{dU_{DS}}{dt} = \frac{U_{miller} - U_{EE}}{R_{GOFF}C_{GD}}$$
 (10)

This formula indicates that the control over  $dU_{DS}/dt$  can be achieved by adjusting  $R_{GOFF}$ .

In this stage, the rise of  $U_{\rm DS}$  leads the overlap between  $U_{\rm DS}$  and  $I_{\rm DS}$ , resulting in primary turn-off loss  $E_{\rm off}$ . Similar to Stage-I, a small resistance should be selected by AGD to increase  $dU_{\rm DS}/dt$ , thereby reducing the switching loss. The selection of  $R_{\rm GON\_1}$  is constrained by maximum sink current of the gate driver:

$$R_{\text{GOFF\_1}} = \frac{U_{\text{CC}} - U_{\text{EE}}}{I_{\text{smax}}} - R_{\text{Gint}}$$
 (11)

where  $I_{omax}$  is the maximum sink current of the gate driver.

#### (4) Stage-IV (t4~t5):

In this stage,  $U_{\rm DS}$  reachs bus voltage  $U_{\rm DC}$ , and the diode conducts, while simultaneously the channel current  $I_{\rm CH}$  of SiC MSOFET drops rapidly. Similar to the turn-on transient, the  $dI_{\rm CH}/dt$  can be expressed as:

$$\frac{dI_{CH}}{dt} = 2K_{fs}\sqrt{\frac{I_{DS}}{K_{fs}}}\frac{U_{EE} - U_{th} - \sqrt{\frac{I_{CH}}{K_{fs}}}}{R_{GOFF}C_{GS}}$$
(12)

In the turn-on transient,  $I_{DS}$  is considered to be approximately equal to  $I_{CH}$ . However, in the turn-off transient, due to the rapid change in  $U_{DS}$ , the current of  $C_{DS}$  and  $C_{GD}$  can not be neglected. Therefore, the  $dI_{DS}/dt$  should be expressed as:

$$\frac{dl_{DS}}{dt} = \frac{dl_{CH}}{dt} + \frac{dl_{CGD}}{dt} + \frac{dl_{CDS}}{dt}$$
 (13)

The rapid decrease of  $I_{DS}$  will induce a voltage in the power loop parasitic inductance  $L_{Loop}$ , causing voltage overshoot  $U_{OS}$  in the SiC MOSFER:

$$U_{\rm OS} = L_{\rm Loop} \frac{d I_{\rm DS}}{dt} \tag{14}$$

In order to suppress the voltage overshoot, AGD should change gate resistance from  $R_{\text{GOFF}\_1}$  to a larger  $R_{\text{GOFF}\_2}$  to reduce the  $d_{\text{DS}}dt$ . The  $R_{\text{GOFF}\_2}$  should satisfy that the  $U_{\text{OS}}$  does not exceed acceptable range:

$$R_{\text{GOFF}\_2} \ge \frac{2L_{\text{loop}}\sqrt{k_{\text{fs}}l_{\text{DS}}}}{C_{\text{GS}}} \frac{\left|U_{\text{EE}} - U_{\text{th}} - \sqrt{\frac{l_{\text{DS}}}{k_{\text{fs}}}}\right|}{U_{\text{OS}\_{\text{max}}} - L_{\text{loop}}\left(\frac{dl_{\text{CGD}}}{dt} + \frac{dl_{\text{CGD}}}{dt}\right)}$$
(15)

where  $U_{OS\_max}$  is the maximum acceptable voltage overshoot.

In the aforementioned analysis, a mathematical model has been established to determine the driving resistance within the AGD. The mathematical formulas will be validated in the next section.

# 3 Verification of Mathematical Model

In Section II, a series of mathematical formulas is utilized to describe the switching transient of the SiC MOSFET, among which four formulas are crucial for the design of AGD, namely (6), (8), (13), and (14). In this section, this paper experimentally verifies these four formulas based on Fuji 3.3kV-750A SiC MOSFET module, and the relevant parameters are summarized in Tab. I. In Tab. I, the parameters related to SiC MOSFET are derived from the manufacturer's datasheet and actual experimental results.

Tab. I: Relevant parameters in the experiment

| <b>C</b> GS     | 100 nF  | <b>K</b> fs | 36 S   |
|-----------------|---------|-------------|--------|
| $C_{GD}$        | 0.04 nF | $U_{th}$    | 4.7 V  |
| C <sub>DS</sub> | 3.5 nF  | $L_{Loop}$  | 150 nH |
| Qrr             | 9.2 nC  | RGint       | 7.5 Ω  |

## 3.1 Verification of Mathematical Model in stage I and II

Formula (6) and (8) describe the current behavior of the SiC MOSFET during the turn-on transient. This paper conducts experiments under different external gate resistance of  $1\Omega$  and  $10\Omega$ , respectively. After measuring the turn-on current waveforms, the actual  $d_{DS}/dt$  is obtained. Subsequently, these values are compared with the one calculated using (6). The experimental waveforms are shown in Fig. 6. The experimental results demonstrate a high degree of consistency with the calculated values, confirming the correctness of (6).

A similar process is used to validate (8). The turn-on waveforms of the SiC MOSFET with varying driving resistances are measured and depicted in Fig. 7. The experimental values of current overshoot are measured and compared with the calculated values obtained from (8). A high degree of consistency can be observed, thus the effectiveness of (8) is validated.



**Fig. 6:** Turn-on current waveforms under different driving resistances ( $U_{DC}$ =1500V,  $I_{Load}$ =700A)



**Fig. 7:** Turn-on waveforms under different driving resistances ( $U_{DC}$ =1500V,  $I_{Load}$ =700A)



**Fig. 7:** Turn-on waveforms under different driving resistances ( $U_{DC}$ =1500V,  $I_{Load}$ =700A)

# 3.2 Verification of Mathematical Model in stage III and IV

#### 3.3

Formula (13) describe the current behaviour of the SiC MOSFET during the turn-off transient. It should be noted that due to high  $dU_{DS}/dt$  in Stage-I, causing  $l_{DS}$  and  $l_{CH}$  to have already decreased at the beginning of Stage-II. Therefore, in (13), the value of  $l_{CH}$  is not 700A. Through a serious a double-pulse tests, it is found that  $l_{DS}$  begins to drop rapidly when it approximately 450A. Since  $l_{CH}$  is slightly less than  $l_{DS}$ , the value of  $l_{CH}$  is approximately equal to 400A.

Additionally, to obtain  $d_{DS}/dt$ ,  $d_{CGD}/dt$  and  $d_{CDS}/dt$  must be taken into account.  $d_{CGD}/dt$  and  $d_{CDS}/dt$  are primarily determined by the resonance between the  $L_{Loop}$  and the SiC MOSFET's output capacitance  $C_{OSS}$  ( $C_{OSS}=C_{GD}+C_{DS}$ ), and are less affected by the driving resistance. In the calculations of (13), the sum of  $d_{CGD}/dt$  and  $d_{CDS}/dt$  is approximated to be 3.2A/ns.

Finally, by substituting the aforementioned data into (13), the  $d_{DS}/dt$  under various driving resistances can be determined, and the voltage overshoot  $U_{OS}$  can be calculated by (14) simultaneously. After comparison, it can be observed in Fig. 8 that the theoretical values are very close to the actual values, confirming the validity of (13) and (14).



Fig. 8: Architecture diagram of designed active gate driver

### 4 Designed AGD and Experimental Verification

### 4.1 Parameters of Designed Active Gate Driver

In this section, a design demo of AGD tailored for Fuji 3.3kV SiC MOSFET module is presented. As shown in Fig. 8. The values of  $R_{\text{GON}\_1}$  &  $R_{\text{GON}\_2}$  and  $R_{\text{GOFF}\_1}$  &  $R_{\text{GOFF}\_2}$  can be calculated by (7), (9), (11), (15).

In order to reduce switching loss,  $R_{\rm GON\_1}$  and  $R_{\rm GOFF\_1}$  should be as small as possible. However, its values are limited by  $I_{\rm omax}$  and  $I_{\rm smax}$  of gate driver. In this paper, both  $I_{\rm omax}$  and  $I_{\rm smax}$  are set about 2.8A. Therefore, according to (7) and (11), the values of  $R_{\rm GON\_1}$  &  $R_{\rm GOFF\_1}$  can be calculated respectively:

$$R_{\text{GON\_1}} = \frac{U_{\text{CC}} - U_{\text{EE}}}{I_{\text{omax}}} - R_{\text{Gint}} = 1.07\Omega$$

$$R_{\text{GOFF\_1}} = \frac{U_{\text{CC}} - U_{\text{EE}}}{I_{\text{smax}}} - R_{\text{Gint}} = 1.07\Omega$$
(16)

Therefore,  $R_{GON 1}$  and  $R_{GON 2}$  are set to be  $1\Omega$ .

In this paper, the experimental conditions are set at 1500V/700A. To ensure the safety of the MOSFET, the AGD should limit the  $l_{\text{OS}}$  and  $U_{\text{OS}}$  to within 22% of rated values, meaning that  $l_{\text{OS}}$  should not exceed 165A, and  $U_{\text{OS}}$  should not exceed 726V. Thereby, according to (9) and (15),  $R_{\text{GON}\_2}$  &  $R_{\text{GOFF}\_2}$  can be determined:

$$R_{\text{GON}\_2} \ge 4.18\Omega$$
 $R_{\text{GOFF} 2} \ge 10.11\Omega$  (17)

(17) determines the lower limitation of  $R_{\text{GON}\_2}$  and  $R_{\text{GOFF}\_2}$ . To ensure that the  $d_{DS}/dt$  in Stage-II and Stage-IV is adequately suppressed, this paper selects  $10\Omega$  and  $15\Omega$  as the values of  $R_{\text{GON}\_2}$  and  $R_{\text{GOFF}\_2}$ .

### 4.2 Experimental Verification

To verified desigend AGD and proposed methods, a doubule pulses test plaftorm is established, as shown

in Fig. 9. All expereiments are conducted under conditions of 1500V/700A.



**Fig. 9:** Physical diagram of high-voltage double pulse test platform

The comparative experiment between AGD and CGD was conducted to verify the effectiveness of AGD. The waveforms of turn-on transient are shown in Fig. 10, and the turn-on performances are summaried in Tab. II. As shown in Fig. 10, during current rise stage (Stage-I), AGD has a high  $d_{DS}/dt$  nearly identical to that of the CGD when  $R_{\rm G}$  is  $1\Omega$ . Thus, the switching loss reduction is realized. During current overshoot stage (Stage-II), AGD changes driving resistance from  $R_{\rm GON\_1}$  to  $R_{\rm GON\_2}$  to suppress  $d_{\rm DS}/dt$ . At the point of  $l_{\rm DS}$  is 700A, the  $d_{\rm DS}/dt$  of AGD is about 2.78A/ns, which is significantly less than the 4.00A/ns of the CGD when  $R_{\rm G}$  is  $1\Omega$ . Thus, the  $l_{\rm OS}$  of AGD is limited within 165A, verifying the effectiveness of the  $R_{\rm GON\_2}$  calculated by (9) in current overshoot suppression.

To demonstrate the role of AGD in loss reduction, CGD with  $R_{\rm G}$  of 4.9 $\Omega$  is used for comparison with AGD. According to Tab. II, the both AGD and CGD exhibit  $I_{\rm OS}$  approximately 160A, thus a fair comparison is ensured. Compared with CGD when  $R_{\rm G}$  is 4.9 $\Omega$ , AGD can reduce turn-on loss by 14.8%.



**Fig. 10:** Turn-on waveforms of AGD and CGD under 1.5kV/700A

**Tab. II:** Comparisons of turn-on performances between CGD and AGD under 1.5kV/700A

| Performances | Turn-on loss | <i>l</i> os |
|--------------|--------------|-------------|
| CGD (1Ω)     | 187 mJ       | 196 A       |
| CGD (4.9Ω)   | 276 mJ       | 162A        |
| AGD (1&10Ω)  | 235 mJ       | 161 A       |



**Fig. 11:** Turn-on waveforms of AGD and CGD under 1.5kV/700A

**Tab. III:** Comparisons of turn-off performances between CGD and AGD under 1.5kV/700A

| Performances | Turn-on loss | <i>U</i> os |
|--------------|--------------|-------------|
| CGD (1Ω)     | 104 mJ       | 1037 V      |
| CGD (8.2Ω)   | 148 mJ       | 721 V       |
| AGD (1&15Ω)  | 113 mJ       | 724 A       |

Fig. 11 depicts the turn-off waveforms of AGD and CGD. It is obvious that during the voltage rise stage (Stage-III), AGD possesses the same high d $U_{\rm DS}$ /dt as the CGD with  $R_{\rm G}$  is 1 $\Omega$ , reducing turn-off switching loss significantly. During the voltage overshoot stage (Stage-IV),  $R_{\rm GON_2}$  is selected by AGD instead of  $R_{\rm GOFF_1}$ , thereby lower d $I_{\rm DS}$ /dt is achieved to suppress voltage overshoot. As shown in Fig. 11,  $U_{\rm OS}$  of AGD is successfully limited to within 726V, verifying the effectiveness of RGON\_2 calculated by (15) in voltage overshoot suppression.

In order to verify that AGD can reduce turn-off loss, a CGD with  $R_{\rm G}$  of 8.2 $\Omega$  is used for a fair comparison. According to Tab. III, both AGD and CGD exhibit  $U_{\rm OS}$  around 725V. However, the turn-off loss caused by CGD is 148mJ, while the loss caused by AGD is only

113mJ, meaning that AGD can reduce turn-off loss of SiC MOSFET by 23.6%.

Finally, Tab. II and Tab. III demonstrate that AGD can achieve a 17.9% reduction in switching loss while keeping the same electrical stress with CGD.

### 5 Conclusion

In this paper, an AGD particularly tailored for the Fuji 3.3kV-750A SiC MOSFET module is designed, aiming for a reduction in switching loss without compromising the electrical stress. Firstly, the mechanisms behind overshoot and switching loss of SiC MOSFET are analyzed, indicating that SiC MOSFET switching characteristics can be optimized by regulating driving resistances at different stages of the switching transient. Subsequently, a mathematical model is fromulated to calculate the values of driving resistances in AGD. Finally, a double-pulse test platform is established to test the designed AGD. Experimental results show that a 17.9% reduction in switching loss is achieved by AGD under 1500V/700A, demonstrating the effectiveness of the mathematical model proposed in this paper.

### 6 Reference

- [1] J. Biela, M. Schweizer, S. Waffler and J. W. Kolar, "SiC versus Si—Evaluation of Potentials for Performance Improvement of Inverter and DC–DC Converter Systems by SiC Power Semiconductors," in IEEE Transactions on Industrial Electronics, vol. 58, no. 7, pp. 2872-2882, July 2011.
- [2] Y. Sekino et al. "3.3kV All-SiC Module with 1st Generation Trench gate SiC-MOSFETs for Traction Inverters", pp.98-103 Proceeding of PCIM Europe 2020.
- [3] Y. Sekino et al., "3.3kV All SiC Module with 2nd Generation Trench gate SiC-MOSFETs for Traction", Proceeding of PCIM Europe 2022, pp. 584-590.
- [4] J. Chen, X. Du, Q. Luo, X. Zhang, P. Sun and L. Zhou, "A Review of Switching Oscillations of Wide Bandgap Semiconductor Devices," in IEEE Transactions on Power Electronics, vol. 35, no. 12, pp. 13182-13199, Dec. 2020.
- [5] Z. Zhang et al., "SiC MOSFETs Gate Driver With Minimum Propagation Delay Time and Auxiliary Power Supply With Wide Input Voltage Range for High-Temperature Applications," in IEEE Journal of Emerging and Selected Topics in Power Electronics, vol. 8, no. 1, pp. 417-428, March 2020.

- [6] V. L. Choo and M. Pfost, "A 3-level Active Gate Driver Network for SiC MOSFETs to Minimize Overshoot and Switching Losses," 2024 IEEE Applied Power Electronics Conference and Exposition (APEC), Long Beach, CA, USA, 2024, pp. 2794-2799.
- [7] A. P. Camacho, V. Sala, H. Ghorbani and J. L. R. Martinez, "A Novel Active Gate Driver for Improving SiC MOSFET Switching Trajectory," in IEEE Transactions on Industrial Electronics, vol. 64, no. 11, pp. 9032-9042, Nov. 2017.
- [8] P. Nayak and K. Hatua, "Active Gate Driving Technique for a 1200 V SiC MOSFET to Minimize Detrimental Effects of Parasitic Inductance in the Converter Layout," in IEEE Transactions on Industry Applications, vol. 54, no. 2, pp. 1622-1633, March-April 2018.
- [9] H. Li, Y. Jiang, C. Feng and Z. Yang, "A Voltage-injected Active Gate Driver for Improving the Dynamic Performance of SiC MOSFET," 2019 IEEE Energy Conversion Congress and Exposition (ECCE), Baltimore, MD, USA, 2019, pp. 6943-6948.
- [10] Y. Sukhatme, V. K. Miryala, P. Ganesan and K. Hatua, "Digitally Controlled Gate Current Source-Based Active Gate Driver for Silicon Carbide MOSFETs," in IEEE Transactions on Industrial Electronics, vol. 67, no. 12, pp. 10121-10133, Dec. 2020.